Power-Constrained Testing Of Vlsi Circuits

Power-Constrained Testing Of Vlsi Circuits

Richard J. Peterson
Bạn thích cuốn sách này tới mức nào?
Chất lượng của file scan thế nào?
Xin download sách để đánh giá chất lượng sách
Chất lượng của file tải xuống thế nào?
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.
Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.
Thể loại:
Năm:
2000
In lần thứ:
1st
Nhà xuát bản:
McGraw-Hill Companies
Ngôn ngữ:
english
Trang:
191
ISBN 10:
140207350X
ISBN 13:
9781402073502
Loạt:
Frontiers in Electronic Testing
File:
PDF, 10.73 MB
IPFS:
CID , CID Blake2b
english, 2000
Đọc online
Hoàn thành chuyển đổi thành trong
Chuyển đổi thành không thành công

Từ khóa thường sử dụng nhất